Article in Proceedings INPROC-1999-49

BibliographyGerstendoerfer, Stefan; Wunderlich, Hans-Joachim: Minimized Power Consumption for Scan-Based BIST.
In: Proceedings of the 30th IEEE International Test Conference (ITC), Atlantic City, NJ, September 28-30, 1999.
University of Stuttgart, Faculty of Computer Science.
pp. 77-84, english.
International Test Conference, September 1999.
ISBN: 0-7803-5753-1; ISSN: 1089-3539; DOI: 10.1109/TEST.1999.805616.
Article in Proceedings (Conference Paper).
CR-SchemaB.8.1 (Reliability, Testing, and Fault-Tolerance)
KeywordsBIST; Low Power; Power consumption
Abstract

Power consumption of digital systems may increase significantly during testing. In this paper, systems equipped with a scan-based built-in self-test like the STUMPS architecture are analyzed, the modules and modes with the highest power consumption are identified, and design modifications to reduce power consumption are proposed. The design modifications include some gating logic for masking the scan path activity during shifting, and the synthesis of additional logic for suppressing random patterns which do not contribute to increase the fault coverage. These design changes reduce power consumption during BIST by several orders of magnitude, at very low cost in terms of area and performance.

Department(s)University of Stuttgart, Institute of Computer Science, Computer Architecture
Entry dateApril 16, 2008
   Publ. Computer Science